Amazon Video

SR Latch using NAND Gate | NAND SR Latch | Digital Electronics

When making use of static gateways as foundation, one of the most basic lock is the straightforward SR lock, where S and also R represent set and reset. It can be created from a pair of cross-coupled NOR or NAND logic gates. The saved little bit is present on the result significant Q.
The inputs are typically marked S and also R for Set and Reset specifically. Since the NAND inputs should generally be reasoning 1 to prevent influencing the locking action, the inputs are thought about to be inverted in this circuit (or energetic low).

► Digital Logic

► Subscribe to our brand-new network:
https://www.youtube.com/c/GateSmashersPlus

Various other subject playlist Link:
————————————————————————————————————————————–
► DBMS

► Design and also Analysis of formulas (DAA):.

► Operating System:.

► Theory of Computation.

► Artificial Intelligence:.

► Computer Architecture:.

► Computer Networks:.

► Structured Query Language (SQL):.

► Discrete Mathematics:.

► Compiler Design:.

► Number System:.

► Cloud Computing & BIG Data:.

► Software Engineering:.

► Data Structure:.

► Graph Theory:.

► Programming in C:.

—————————————————————————————————————————————.
Our social media Links:.
► Subscribe us on YouTube: https://www.youtube.com/gatesmashers.
► Like our page on Facebook: https://www.facebook.com/gatesmashers.
► Follow us on Instagram: https://www.instagram.com/gate.smashers.
► Follow us on Telegram: https://t.me/gatesmashersofficial.
————————————————————————————————————————————–.
► For Any Query, Email us at: gatesmashers2018@gmail.com.
► Be a Member & Give your Support on the below link: https://www.youtube.com/channel/UCJihyK0A38SZ6SdJirEdIOw/join.

Amazon Video

SR Latch using NAND Gate | NAND SR Latch | Digital Electronics

When using static gates as building blocks, the most fundamental latch is the simple SR latch, where S and R stand for set and reset. It can be constructed from a pair of cross-coupled NOR or NAND logic gates. The stored bit is present on the output marked Q.
The inputs are generally designated S and R for Set and Reset respectively. Because the NAND inputs must normally be logic 1 to avoid affecting the latching action, the inputs are considered to be inverted in this circuit (or active low).

►Digital Logic

►Subscribe to our new channel:
https://www.youtube.com/c/GateSmashersPlus

Other subject playlist Link:
————————————————————————————————————————————–
► DBMS

►Design and Analysis of algorithms (DAA):

►Operating System:

► Theory of Computation

►Artificial Intelligence:

►Computer Architecture:

►Computer Networks:

►Structured Query Language (SQL):

►Discrete Mathematics:

►Compiler Design:

►Number System:

►Cloud Computing & BIG Data:

►Software Engineering:

►Data Structure:

►Graph Theory:

►Programming in C:

—————————————————————————————————————————————
Our social media Links:
► Subscribe us on YouTube: https://www.youtube.com/gatesmashers
► Like our page on Facebook: https://www.facebook.com/gatesmashers
► Follow us on Instagram: https://www.instagram.com/gate.smashers
► Follow us on Telegram: https://t.me/gatesmashersofficial
————————————————————————————————————————————–
►For Any Query, Email us at: gatesmashers2018@gmail.com
►Be a Member & Give your Support on the below link: https://www.youtube.com/channel/UCJihyK0A38SZ6SdJirEdIOw/join